## Final Exam



EECS 370 Fall 2022: Introduction to Computer Organization

You are to abide by the University of Michigan College of Engineering Honor Code. Please sign below to signify that you have kept the honor code pledge:

I have neither given nor received aid on this exam, nor have I concealed any violations of the Honor Code.

Signature:

Name:

Uniqname:

First/Last name of person sitting to your Right (Write ⊥ if you are at the end of the row)

First/Last name of person sitting to your Left (Write ⊥ if you are at the end of the row)

#### **Exam Directions:**

- You have **120 minutes** to complete the exam. There are **10** questions in the exam on **18** pages (double-sided). **Please flip through your exam to ensure you have all 18 pages**.
- You must show your work to be eligible for partial credit.
- Write legibly and dark enough for the scanners to read your answers.
- Write your uniquame on the line provided at the top of each page. Do this at the beginning of the exam; you will NOT be given time to do it at the end.

#### **Exam Materials:**

- You are allotted **one 8.5 x 11 double-sided** note sheet to bring into the exam room.
- You are allowed to use calculators that do not have an internet connection. All electronic devices with an internet connection are strictly forbidden.

| 1.  | True or False                       |   | 12 pts  |
|-----|-------------------------------------|---|---------|
| 2.  | Branch Predictor                    |   | 5 pts   |
| 3.  | Pipeline I: Stalls and Forwarding   | 1 | 8 pts   |
| 4.  | Pipeline II: Performance            | 1 | 10 pts  |
| 5.  | Caches I: 3C                        |   | 12 pts  |
| 6.  | Caches II: Synthesize               |   | 10 pts  |
| 7.  | Virtual Memory I: Simulation        |   | 10 pts  |
| 8.  | Virtual Memory II: Hierarchy        | 1 | 12 pts  |
| 9.  | Caches III: Reverse Engineer        |   | 13 pts  |
| 10. | Pipeline III: Datapath Modification | 1 | 8 pts   |
|     | TOTAL                               | 1 | 100 pts |

| 1   | ۰، | True or False                                                                                                                                                |               | [12 pt          |
|-----|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|
|     |    | Complete the following true or false questions                                                                                                               |               |                 |
| (a) |    | processor with lower CPI will always execute a program faster than a rocessor with higher CPI.                                                               | _             | True<br>False   |
| (b) |    | ne number of LRU bits required for a set associative cache depends on ache block size.                                                                       | _             | True<br>False   |
| (c) |    | ne BTB (Branch Target Buffer) must have an entry for every branch struction.                                                                                 | 0             | True<br>False   |
| (d) |    | multi level page table can take up more memory space than a single vel page table.                                                                           |               | True<br>False   |
| (e) |    | rtual memory allows processes to have a larger address space than hysical memory.                                                                            |               | True<br>False   |
| (f) |    | hysically addressed cache reduces TLB accesses compared to virtually ddressed cache.                                                                         |               | True,<br>False  |
| (g) |    | educing a processor's frequency increases main memory latency easured in terms of processor cycles.                                                          |               | True<br>False   |
| (h) |    | perating system disallows two processes from ever sharing the same nysical page at any given time.                                                           | ○<br><b>•</b> | True )<br>False |
| (i) | ph | or a given cache geometry (cache size, block size, associativity), a hysically indexed cache is likely to require smaller tags than a virtually dexed cache. | Τ,            | True<br>False   |
| (k) | Pi | pelining improves performance by reducing latency of an instruction.                                                                                         |               | True<br>False   |
| (I) |    | or a given program, memory accesses to its page table tend to exhibit wer spatial locality than memory accesses to its data.                                 |               | True<br>False   |
| (m) | Та | ags in TLB are derived from physical page numbers.                                                                                                           | 0             | True<br>False   |

## 2. Branch Predictor [5 pts]

You are given the branch histories of three branches (A, B, and C) as well as the global branch history. A global branch predictor does not keep a separate history record for each branch. Instead, it keeps a shared history of all branches.

(T: Taken, NT: Not Taken)



Determine the number of branches predicted correctly for each of the following predictors.

[3 pts] Local (i.e. per branch instruction) 2-bit predictor initialized to "weakly not taken"

- i) branch A # of correct predictions \_\_\_\_\_\_
- ii) branch B # of correct predictions \_\_\_\_\_
- iii) branch C # of correct predictions \_\_\_\_/

[2 pts] Global 1-bit predictor initialized to "not taken"

## 3. Pipeline stalls and forwarding

[8 pts]

Determine data hazards and avoidance methods in a pipeline

Consider a **5-stage** LC2K pipeline datapath that uses **detect and forward** to resolve data hazards, **detect and stall** to resolve control hazards (no branch prediction), and has **internal forwarding** for its register file.

Determine the number of pipeline stalls for each of the following benchmarks. Also, specify the instructions that received forwarded data by shading the circles. **Ignore and do NOT specify instructions that received data through register internal forwarding. file.** 

#### Benchmark 1:



#### Benchmark 2:



# of Stalls : <u>3</u>

# of Stalls : \_\_\_\_

#### Benchmark 3:



#### Benchmark 4:

|            | nor 4 5 <u>6</u><br>add 1 2 <u>3</u><br>lw 1 <u>2</u> data6 hp0p.<br>add 2 2 <u>4</u> |
|------------|---------------------------------------------------------------------------------------|
| $\bigcirc$ | add 1 2 <u>3</u>                                                                      |
| $\bigcirc$ | lw 1 2 data6 hกกก.                                                                    |
|            | add 2 2 4                                                                             |
| $\bigcirc$ | nor 2 2 3                                                                             |

# of Stalls :  $\underline{\mathcal{L}}$ 

# of Stalls : \_\_\_\_\_\_\_

6 of 18 uniqname: \_\_\_\_\_

## 4. Pipeline Performance

[10 pts]

Perform performance calculations on a given pipeline with a cache

Consider the following 5-stage LC2K pipeline:

- Detect-and-forward is used to handle data hazards.
- Speculate-and-squash is used to handle control hazards. Branches are always predicted "Not Taken"
- When a lw or sw instruction accesses the memory system in the MEM stage, either
  - There is a cache hit and the pipeline does not stall
  - or, there is a cache miss, which causes the pipeline to stall for 100 cycles while the main memory is accessed
- Assume all instruction fetches from an instruction cache are cache hits (no extra stalls)

Assume we run a program with the following characteristics:

| lw      | 25% |
|---------|-----|
| sw      | 15% |
| add/nor | 40% |
| beq     | 20% |

- 40% of instructions that write to a register (**Iw**, **add**, **nor**) are immediately followed by an instruction that depends on it
- 10% of instructions that write to a register (**lw, add, nor**) are immediately followed by an independent instruction, and then immediately followed by a dependent instruction.
- 40% of branches are taken
- Cache hit rate is H% (H is a variable)
- a) Complete the equation for CPI below using data given above. If you need to use cache hit rate in the equation, refer to it as a variable H.
   [3 pts]

CPI = 1

+ 
$$0.2 \times 0.4 \times 3 = 0.24$$
 (increase due to control hazards)

+  $0.2 \times 0.4 \times 1 = 0.1$  (increase due to data hazards)

+  $0.2 \times 0.4 \times 1 = 0.1$  (increase due to data hazards)

+  $0.2 \times 0.4 \times 1 = 0.1$  (increase due to cache misses)

$$1+0.34+40-401=1.34$$

$$1+40-5=401$$
b) When we run this program through the above LC2K pipeline, we get a **CPI of 5.34**.

$$\frac{36}{40} = \frac{9}{10} = 90\%$$

What is the cache hit rate H?

[2 pts]

- c) Say we increase the cache size, and that increases the cache hit rate to 99%. The latency of this larger cache increases to 2 cycles. To accommodate this change, we split the MEM stage into 2 stages - MEM1 and MEM2 - such that: [5 pts]
  - lw and sw instructions finish accessing memory at the end of MEM2 stage
  - Branches are resolved in the MEM1, stage

If we run the same program from part (a) on our new pipeline, what is the new CPI?

CPI

\_\_\_\_\_ (increase due to control hazards)

 $0.15 \times 0.16 \times 2 + 0.15 \times 0.1 \times 1$ (increase due to data hazards)  $-0.2 \times + 0.07 \times = 0.275$ 

+ 
$$(0.75 + 0.15) \times 0.01 \times 100 = 0.4$$
 (increase due to cache misses)

$$1+0.4+0.25+0.4$$
 (final answer)  $1.4+0.62$ .

| 5. | Caches: 3C                              | [12 pts] |
|----|-----------------------------------------|----------|
|    | Classify cache misses for a given cache |          |

Consider a 370 cache in a byte-addressable ISA with the following parameters:

| Size:<br>Associ<br>Block s | •                    | 64 bytes (excluding 2-way 16 bytes > 10 |            | ad)<br>See o | 6476=4.61 | locks.   |
|----------------------------|----------------------|-----------------------------------------|------------|--------------|-----------|----------|
| Replac                     | cement policy        | LRU                                     |            |              |           | . 14 . 4 |
| a)                         | 370 cache has        | Cac                                     | che line(s | s)           |           | Way      |
| b)                         | 370 cache has        | $\overline{\mathcal{V}}$ set            | :(s)       | SQT 1        |           | Way 6    |
| c)                         | Set index size is    | bit(                                    | (s)        |              |           | Many     |
| d)                         | Block offset size is | bijt(                                   | (s)        |              |           |          |

Assume the cache is initially empty.

Note: Address sequence for parts (e) and (f) are the same.

**e)** For the following address sequence, simulate infinite and fully-associative caches with appropriate size and block size to help classify the misses (part **f**) for the 370 cache.

The tags are the same for both FA caches. Fill in ALL the columns. [4 pts]

| Address<br>blub offet<br>9 | Tag<br>∕ (in Hex) | Infinite<br>Fully-Associative Cache<br>(Hit / Miss) | Fully-associative cache (Hit / Miss) |
|----------------------------|-------------------|-----------------------------------------------------|--------------------------------------|
| 0×0A                       | 0                 | Miss                                                | Miss                                 |
| 0x37                       | 3                 | iniss                                               | Miss                                 |
| 0x53                       | 5                 | 11/165                                              | Miss                                 |
| 0x76                       | 7                 | Miss                                                | / Miss                               |
| 0x20                       | )<br>2            | M145.                                               | Miss                                 |
| 0x0F                       | 7                 | Hit,                                                | Miss                                 |
| 0x3D                       | 3                 | Hit.                                                | Miss                                 |
|                            |                   | 03572                                               | 241                                  |

f) Simulate the same address sequence as above for the 370 cache. Classify the misses using the hit/miss information from part (e). Fill in ALL the columns. [6 pts]

|      |         |                    |                          |                          |          | Computer | Capacity | Conflict                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |              |
|------|---------|--------------------|--------------------------|--------------------------|----------|----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
|      | Address | Tag<br>(In binary) | Set Index<br>(In binary) | Block Offset<br>(In hex) | Hit      | 7 8      | / de     | \ose_p \osep_p |              |
| 0000 | ØxØA    | U                  | D                        | 1)XA                     | 0        |          | 0        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Miss         |
| 0011 | 0x37    | J                  | 1                        | 0x7                      | 0        |          | 0        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Miss<br>Miss |
| 0101 | 0x53    | 2                  | 1                        | 0x3                      | 0        | <b>Ø</b> | 0        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Mi55.        |
| וויס | 0x76    | 3                  | 1                        | 016                      | 0        |          | 0        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Mi55.        |
| 0010 | 0x20    | 1                  | D                        | 010                      | 0        |          | Ø        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Miss.        |
| 0000 | 0x0F    | D 🗸                | D                        | DX F /                   | <b>(</b> | 0        | 0        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Hit.         |
| 0011 | 0x3D    | 7/                 | 1                        | OXD.                     | 0        | 0        |          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Mi45_        |
|      | I       |                    |                          |                          |          |          |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |
|      |         | U                  |                          |                          |          |          |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |
|      |         | 1                  |                          |                          |          |          |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |

### 6. Caches: Synthesize address sequences

[10 pts]

Run multiple cache accesses and determine when misses occur in different caches

Consider two caches for a byte-addressable ISA:

Cache FA: fully associative, LRU replacement

Cache DIR: direct mapped

Both have 4 cache lines and use a block size of 4 bytes.

Assume they are initially empty. Assume that the selected addresses in the tables below are executed sequentially from left to right.

Note: (a) and (b) below use different address sequences.

a) Determine the **shortest** address sequence (least number of bubbles selected) that will result in a **hit for the second access** to 0x15 in Cache FA, but a **miss** in Cache DIR. Fill out the bubbles for the addresses you select in your sequence. [4 pts]

| Address (Hex)    | 0x15 | 0x38 | 0x5B | 0xA3 | 0x31 | 0x24 | 0x11 | 0x5B | 0x15    |
|------------------|------|------|------|------|------|------|------|------|---------|
| Set in Cache DIR | 1    | 2    | 2    | 0    | 0    | 1)   | 0    | 2    | 1       |
| Tag in Cache DIR | 0x01 | 0x03 | 0x05 | 0x0A | 0x03 | 0x02 | 0x01 | 0x05 | 0x0(1), |
| Tag in Cache FA  | 0x05 | 0x0E | 0x16 | 0x28 | 0x0C | 0x09 | 0x04 | 0x16 | 0x05    |
| Access Made?     |      | 0    | 0    | 0    | 0    |      | 0    | 0    |         |

b) Determine the **shortest** address sequence (least number of bubbles selected) that will result in a **hit for the second access** to **0x33** in Cache DIR, but a **miss** in Cache FA. Fill out the bubbles for the addresses you select in your sequence. [6 pts]

| Address (Hex)    | 0x33 | 0x38  | 0x16  | 0xA3    | 0x31 | 0x24 | 0x11 | 0x5B | 0x33         |
|------------------|------|-------|-------|---------|------|------|------|------|--------------|
| Set in Cache DIR | 0    | 2     | 1     | Ŕ       | Ø    | 1    | 9/   | 2    | 0            |
| Tag in Cache DIR | 0x03 | 0x03  | 0x01  | 0x0A    | 0x03 | 0x02 | 0x01 | 0x05 | 0x03         |
| Tag in Cache FA  | 0x0C | 0x0E_ | 0x05, | 0x28    | )XXC | 0x09 | 0x04 | 0x16 | 0x0 <u>C</u> |
| Access Made?     |      |       |       | $\circ$ | 0    |      | 0    |      |              |

FA CAL



| 11 of 18 | <i>11</i> | of | 18 |
|----------|-----------|----|----|
|----------|-----------|----|----|

| virtual add | PS>    |           |  |
|-------------|--------|-----------|--|
| VPN         | offset | uniqname: |  |
| Q loies     | Phirs  | <u> </u>  |  |



Assume only one process is executing. The current main memory state is given (left table). Simulate VM and complete the right table for a sequence of virtual addresses issued in order.

#### Assumptions:

If several unallocated physical pages are available, choose the one with the smallest PPN Current state of TLB is empty.

OS has "pinned" page table, so it cannot be evicted from physical memory

Initial Physical Memory State: OX. (Blank pages are unallocated) omplete the right table below.

| PPN | Contents        |  |
|-----|-----------------|--|
| 0x0 | Reserved for OS |  |
| 0x1 | Page table      |  |
| 0x2 | OAXO :N9V       |  |
| 0x3 | VPN: 0x7E       |  |
| 0x4 |                 |  |
| 0x5 |                 |  |
| 0x6 | VPN: 0x21       |  |
| 0x7 |                 |  |

| /I oft | tahle: | NOT | graded) |
|--------|--------|-----|---------|
| (Len   | labie. | NUI | graueu) |

| OTime! | Virtu<br>Addr |    | VPN<br>(in Hex) | TLB<br>Hit?<br>(Y/N) | Page<br>Fault?<br>(Y/N) | PPN<br>(in Hex) |
|--------|---------------|----|-----------------|----------------------|-------------------------|-----------------|
| 0      | 0x7E          | 52 | DX7E            | N                    | N                       | 0x3             |
| 1      | 0xA0          | 50 | OXÁ D           | N                    | \<br>\<br>-             | DXZ             |
| 2      | 0x7E          | 50 | 0×7E            |                      | $\sim$                  | 0x3             |
| 3      | 0x21          | CD | (DX21)          | $\dot{\nearrow}$     | $\mathcal{N}$           | nx L            |
| 4      | 0xA0          | FF | OXXI            | XN                   | W                       | 0x2             |

(Right table: Graded)

## 8. Hierarchical Page Table

[12 pts]

Answer virtual memory questions using a multi-level page table



\*\*\* Note: 2nd or higher level may have several page tables in each level. Each of those page tables is 256 bytes (1 page) in size.





(c) OS starts a process P. It creates the 1st level page table and stores it in physical page number (PPN) 0. Initially, all virtual pages for P are unmapped.

Process P accesses the following virtual addresses:

| )110 | owing vin | tuai addresse   | _ ' |             |   |
|------|-----------|-----------------|-----|-------------|---|
|      | Time      | Virtual Address |     | Page Fault? | T |
|      | 0         | 0xFFF           | 15  | Yes         |   |
|      | 1         | 0x000           | C   | Yes         |   |
|      | 2         | 0xFFF           | 20  | No          |   |

If the system made a total of 5 page table lookups (i.e., 5 main memory reads to lookup page tables) while translating the above three addresses, how many lookups were incurred for each?

**Hint:** If an unmapped page-fault is discovered after looking up an intermediate level page table, no further higher level page-table lookups will be made.

- i) 0xFFF15 incurs \_\_\_\_\_ page table lookup(s)
- ii) 0x0000C incurs \_\_\_\_\_ page table lookup(s)
- iii) 0xFFF20 incurs \_\_\_\_\_\_ page table lookup(s)

- d) Given part (c), the system must have \_\_\_\_\_\_\_ level(s) of page tables.
- **e)** Assume that every page table has the same number of entries, and that this number of entries is a power of 2.

What must be the size of the 1st level page table index? \_



Brief rationale:



f) Given (e), the number of entries in each page table must be



| 9. | Reverse Engineering a Cache                              | [13 pts] |
|----|----------------------------------------------------------|----------|
|    | Determine a cache's specifications using access patterns |          |

Assume 12-bit byte addressable ISA.

oddress

block Offset

Consider a cache of size 512 bytes. Reverse engineer its other configurations based on the hit/miss outcome for the following address sequence.

Assume LRU replacement. Also, assume that the cache block size and the associativity of the cache are both powers of two. Assume the cache is initially empty.

| Access # | Address (Hex) | Address (Binary)            | Hit / Miss? |
|----------|---------------|-----------------------------|-------------|
| 1        | 0xA65         | 0b 101 <u>0 (01</u> 10 0101 | Miss        |
| 2        | 0x464         | 0b 0100 0110 0100           | Miss        |
| 3        | 0x44B         | 0b 0100 0100 1011           | Miss        |
| 4        | 0x7F6         | 0b 0111 1111 0110           | Miss        |
| 5        | 0xDE1         | 0b 1101 1110 0001           | Miss        |
| 6        | 0x476         | 0b 0100 0111 0110           | Hit         |
| 7        | 0x77A         | 0b 0111 0111 1010           | Miss        |
| 8        | 0xA7E         | 0b 1010 0111 1110           | Miss        |

a) Based only on the **first three accesses**, determine the largest possible block size.

b) Specify which accesses you used to draw the conclusion in part (a)

Access #\_\_\_\_\_\_ is a miss, and Access #\_\_\_\_\_\_\_ is a miss

Based only on the **first six accesses**, determine the block size.

c)

Block Size = 
$$\frac{2}{\sqrt{2}}$$
 byte(s)  $\frac{1}{\sqrt{2}} = \frac{2}{\sqrt{2}}$ 

d) Specify which accesses you used to draw the conclusion in part (c), also specify whether the access was a hit or a miss.

Access #\_\_\_\_\_ is a hit / miss (circle one), and

Access #\_\_\_\_\_ is a hit / miss (circle one)

What is the total number of cache lines in the cache? e)

What is the minimum cache associativity that satisfies the given hit/miss constraints? f) (An x-way associative cache is less associative than a y-way associative cache if x < y)

Minimum associativity = \_\_\_\_ way(s)

16 of 18 uniqname:

# 10. Pipeline Datapath Modification [8 pts]

Extend the 5 stage LC2K pipeline discussed in class to support the following **mac** instruction without increasing the number of stages.

$$\mathit{MAC} \quad \mathit{Reg}_{\mathit{A}} \quad \mathit{Reg}_{\mathit{B}} \quad \mathit{Reg}_{\mathit{C}} \quad // \, \mathit{Reg}_{\mathit{C}} \, = \, \mathit{Reg}_{\mathit{C}} \, + \, (\mathit{Reg}_{\mathit{A}} \, * \, \mathit{Reg}_{\mathit{B}})$$

Assume no data-forwarding. Latencies of its components are the same as what we assumed in class.



Use the following additional arithmetic units to support this new instruction.

| Component    | Delay     |
|--------------|-----------|
| 1 Multiplier | 1 cycle   |
| 1 Adder      | 0.5 cycle |

Describe your new datapath to support the **mac** instruction by answering the following questions.

- a) How many register read ports do we need to provision?
- b) In which stage would you use the new multiplier? (F/D/EX/M/WB)
- c) In which stage would you use the new adder? (F/D/EX/M/WB)  $\,$
- d) Which multiplexer (MUX 1 to 4) needs to be extended with an additional input?

< Blank Page --- Will **not** be graded>

| 10 - £ 10 |           |
|-----------|-----------|
| 18 of 18  | unianame: |
| <b>J</b>  |           |

< Blank Page --- Will **not** be graded>